



## Monolithic integration of plasmonic waveguides into a complimentary metal-oxidesemiconductor- and photonic-compatible platform

S. Sederberg, V. Van, and A. Y. Elezzabi

Citation: Applied Physics Letters **96**, 121101 (2010); doi: 10.1063/1.3365020 View online: http://dx.doi.org/10.1063/1.3365020 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/96/12?ver=pdfcov Published by the AIP Publishing



This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 130.183.92.8 On: Wed, 05 Mar 2014 13:00:16

## Monolithic integration of plasmonic waveguides into a complimentary metal-oxide-semiconductor- and photonic-compatible platform

S. Sederberg,<sup>a)</sup> V. Van, and A. Y. Elezzabi

Department of Electrical and Computer Engineering, Ultrafast Optics and Nanophotonics Laboratory, University of Alberta, Edmonton, Alberta T6G 2V4, Canada

(Received 3 December 2009; accepted 13 January 2010; published online 22 March 2010)

A silicon-based plasmonic waveguide was designed and fabricated for use at telecommunications wavelengths. This waveguide is interfaced to the silicon photonics platform by use of a tapered silicon-on-insulator waveguide. Simulations indicate that this scheme excites the transverse magnetic plasmonic mode and that the electric fields are confined to the silicon-gold interface. Transmitted power is measured for several device lengths and the propagation distance and coupling efficiency are found to be 2.00  $\mu$ m and 38.0%, respectively. These results demonstrate the potential for integration between silicon photonics and silicon plasmonic devices and demonstrate the ability to incorporate silicon-based plasmonic devices into complimentary metal-oxide-semiconductor electronic and photonic circuitry. © 2010 American Institute of Physics. [doi:10.1063/1.3365020]

For decades, silicon has played a fundamental role in information processing devices and the development of interesting devices that exploit its unique physical properties remains an area of intensive research. In addition to being a key component in complementary metal-oxidesemiconductor (CMOS) electronics, there have been significant developments in the area of silicon photonic devices.<sup>1</sup> Ultimately, the minimum dimensions of silicon photonic devices are restricted by the light wave diffraction limit, which is large when compared to CMOS devices. In an effort to reduce the dimensions of photonic devices and facilitate integration with the existing CMOS technology, it is natural to consider devices that incorporate nanoscale metallic features and are designed to support plasmonic modes.<sup>2-4</sup> When designing the geometry and dimensions of such a waveguide, there exists a trade-off between the mode confinement and the propagation distance of the mode. Notably, the development of a silicon-based plasmonic platform allows for potential integration of existing CMOS technology with nanoplasmonic structures and devices. It is envisioned that such a platform could allow for development of processing chips composed of plasmonic waveguides that carry both electrical and optical signals simultaneously. Furthermore, significant enhancement and localization of the fields in plasmonic modes allows for ultradense integration of hybrid CMOS active plasmonic circuitry.

To date, relatively few silicon-based nanoplasmonic devices have been demonstrated. A silicon waveguide buried in a gold film<sup>5</sup> guides plasmonic modes, but requires side metallic coverage, making it unsuitable for planar integration with CMOS electronics. A gold-coated silicon prism wedge waveguide was shown to effectively confine optical far fields to near-fields.<sup>6</sup> However, more elaborate devices (e.g., 3 dB couplers, ring resonators, and Fabry–Perot cavities) cannot be implemented in this configuration and the overall size of the coupling prism makes it too large for nanoscale integration. Another key challenge to nanoplasmonic device implementation has been their efficient integration with existing photonic systems and the macroscopic world. Various

schemes such as a silicon-on-insulator (SOI) photonic waveguide combined with a plasmonic taper,<sup>5</sup> a prism wedge structure,<sup>6</sup> evanescent coupling from a dielectric waveguide,<sup>7</sup> or end-fire coupling from a tapered SOI waveguide<sup>8</sup> have been shown to couple light into plasmonic waveguides. When designing a coupling scheme, it is highly desirable that both active CMOS components along with nanoplasmonic structures are accommodated in a manner that allows for simple fabrication and integration.

In this letter, we present a class of silicon-based nanoplasmonic devices that are integrated to a SOI photonic platform. The silicon-based nanoplasmonic devices consist of a SOI waveguide capped by a thin gold film on the top, allowing for high electric field confinement at the silicon-gold interface. The propagation characteristics of the devices as well as the coupling efficiencies between these two platforms are examined to demonstrate potential for integration and interfacing between SOI photonic and silicon-based plasmonic waveguides. It is important to note that this class of devices can accommodate a variety of configurations that require complex light coupling schemes necessary for the development of dense optical circuitry.

The plasmonic device under investigation consists of a  $300 \times 340$  nm<sup>2</sup> SOI waveguide capped by a 50 nm layer of gold on the top. In order to excite a pure plasmonic mode in this structure, we end-fire couple y-polarized [as shown in Fig. 1(a)] light to it using a  $w_1 = 2 \mu m$  wide SOI waveguide that tapers linearly to a width of  $w_p = 300$  nm over a distance of  $L_t=55 \ \mu m$ . An identical taper collects the light that is transmitted by the nanoplasmonic waveguide and delivers it to a detector. The input and output SOI waveguides are aligned to input/output lensed fibers using piezocontrolled positioning stages. The nanoplasmonic waveguide and couplers are fabricated on a SOI wafer consisting of a 340 nm thick Si layer on top of a 1  $\mu$ m thick SiO<sub>2</sub> layer. In order to create the desired waveguides, two layers of electron beam lithography (EBL) are required as follows: one to define the plasmonic features and the other to define the SOI waveguide couplers. After developing the features of the first EBL exposure, a 5 nm Cr adhesion layer is sputtered on the sample, followed by a 50 nm Au layer. A standard lift-off in

This a 0003-6951/2010/96(12)/121101/3/\$30.00 cle. Reuse of AIP conte 96 a 1211/01 to the terms at: http://scitatio@2010\_American Institute of Physics to IP:

<sup>&</sup>lt;sup>a)</sup>Electronic mail: shawns@ualberta.ca.



FIG. 1. (Color online) Schematic representation of (a) linear waveguide with dimensions  $w_1=2 \ \mu m$ ,  $w_p=300 \ nm$ ,  $L_t=55 \ \mu m$ , and  $L_p=2$ , 3, 4, and 5  $\mu$ m, and (b) s-bend structures with dimensions w<sub>1</sub>=2  $\mu$ m, w<sub>p</sub>=400 nm, x=2  $\mu$ m, and y=5.8  $\mu$ m.

acetone reveals the plasmonic features, as shown in Fig. 2(a). After defining a mask for the SOI waveguide couplers in the second EBL exposure, reactive ion etching (RIE) is used to define both the plasmonic and SOI features in the silicon, as depicted in Figs. 2(b) and 2(c). Scanning electron microscope images of fabricated straight and s-bend waveguides are shown in Fig. 3.

A fundamental concern that must be addressed is whether the proposed excitation scheme will excite the desired plasmonic mode. In order to investigate this matter, three-dimensional (3D) finite-difference time-domain (FDTD) simulations were performed on a basic SOI waveguide interfaced to a silicon-based plasmonic waveguide. Figure 4(a) is a schematic representation of the geometry used in this simulation. Here, a 300 nm  $\times$  340 nm  $\times$  3  $\mu$ m SOI waveguide is excited with a y-polarized  $\lambda = 1550$  nm continuous-wave source. The propagating mode then excites the silicon-based plasmonic structure that consists of the same  $300 \times 340$  nm<sup>2</sup> SOI waveguide capped by a 50 nm layer of gold. Plotting the time-averaged intensity at different cross-sections along the structure reveals the manner in which the plasmonic mode is excited and provides the propagation characteristics of the silicon-based plasmonic waveguide. The mode profile at four slices in this structure is



FIG. 2. (Color online) Three key steps of the fabrication process: (a) First layer of EBL followed by standard lift-off process defines plasmonic structures; (b) second layer of EBL defines mask for RIE process; and (c) final This a structure following RIE processed in the article. Reuse of AIP content is subi propagating In um through plasmonic waveguides conditions. Downloaded to IP:



FIG. 3. (Color online) Scanning electron microscope images of typical fabricated devices: (a) Linear  $w_p=300$  nm wide waveguide and (b)  $w_p$ =400 nm wide s-bend waveguide.



FIG. 4. (Color online) Electric field intensity distributions at various crosssections: (a) Field distribution at silicon-gold interface, (b) schematic depiction of mode evolution in device, (c) fundamental mode in SOI waveguide, (d) interface between SOI waveguide and plasmonic waveguide, (e) mode after propagating 500 nm through plasmonic waveguide, and (f) mode after



FIG. 5. (Color online) Power transmitted by 300 nm wide linear siliconbased plasmonic waveguides. (a) Power transmitted through devices with lengths ranging from 2 to 5  $\mu$ m at  $\lambda$ =1550 nm. (b) Broadband propagation loss characteristics.

shown in Fig. 4(b) and enlarged versions are shown in Figs. 4(c)–4(e). The fundamental mode obtained after propagating 3  $\mu$ m in the SOI waveguide is shown in Fig. 4(c). Multiple modes are present at the interface between the SOI waveguide and the silicon-plasmonic waveguide as shown in Fig. 4(d). However, after propagating 500 nm through the plasmonic waveguide, the mode becomes confined to the gold-silicon interface as shown in Fig. 4(e). The propagation distance of this structure was calculated to be 1.9  $\mu$ m.

Four different lengths,  $L_p = 2$ , 3, 4, and 5  $\mu$ m, of siliconbased plasmonic waveguides having widths of  $w_p = 300$  nm were used to investigate this structure experimentally. Transmitted powers for this set of waveguides at  $\lambda = 1550$  nm are shown in Fig. 5(a) from which one can obtain a propagation distance of 2.00  $\mu$ m (-2.17 dB/ $\mu$ m). This value is in a very good agreement with the predicted 1.9  $\mu$ m from the FDTD calculation and the measured value of 2.5  $\mu$ m for a silicon wedge waveguide.<sup>6</sup> As shown in Fig. 5(b), this waveguide exhibits similar propagation characteristics over a wide bandwidth (1520–1620 nm), demonstrating that this structure is not restricted to operate at a single wavelength and is suitable for monolithically integrated CMOS schemes that involve wavelength multiplexing.

The y-intercept (8.3  $\mu$ W) of the propagation curve in Fig. 5(a) provides the overall coupling losses resulting from the input/output facets of the SOI waveguide, taper, and impedance and mode mismatches between the SOI waveguides and silicon plasmonic devices. To deduce the coupling losses due to the SOI input facet, measurements are performed on a straight 2  $\mu$ m × 340 nm × 3 mm SOI reference waveguide without any Au features. The power transmitted through the reference waveguide at  $\lambda$ =1550 nm was found to be

56.5  $\mu$ W. The coupling efficiency between the SOI platform and the silicon-based plasmonic platform is deduced to be 38.0% per interface. The overlay alignment procedure required for the second layer of EBL limits the alignment between the silicon taper and the plasmonic waveguide to a few tens of nanometers and close examination of Fig. 3(a) reveals that a misalignment of 35 nm is present. In the ideal case of perfect alignment, there would be a higher overlap between the excitation mode from the photonic taper and the plasmonic mode, and the coupling efficiency would be higher.

Along with the ability to guide a desired mode, it is important that a waveguide is able to transport optical energy around sharp bends to allow for routing that resembles modern CMOS circuits. In order to demonstrate such routing, an s-bend silicon plasmonic waveguide having a width of  $w_p$ =400  $\mu$ m and transverse displacement of x=2  $\mu$ m and length of y=5.8  $\mu$ m (6.3  $\mu$ m overall length) is fabricated, as shown in Fig. 3(b). The power transmitted through this structure at  $\lambda$ =1550 nm was measured to be 0.41  $\mu$ W. Based on the propagation curve found for the straight w<sub>p</sub> =300 nm plasmonic waveguide, this power transmission corresponds to a device length of 6.0  $\mu$ m. Simulations performed for a straight 400 nm wide waveguide predict a propagation distance of 2.1  $\mu$ m. It should be noted that the FDTD simulation underestimated the propagation distance for the 300 nm by 5%. Taking this into consideration, the predicted power transmission through a 400 nm wide, 6.3  $\mu$ m long straight waveguide would be 0.48  $\mu$ W, and a bending loss of 0.07  $\mu$ W (14.6%) can be deduced for the s-bend. In addition to demonstrating efficient guiding around sharp bends, this result provides additional confirmation that a guided mode is being observed in this experiment.

In conclusion, we have fabricated and characterized a class of silicon-based plasmonic devices that can be monolithically incorporated into CMOS fabrication processes and interfaced them to the SOI photonic platform. The measured results agree well with those from previous silicon-based plasmonic devices and with results obtained from 3D FDTD simulations. These results provide the basic propagation characteristics of this class of devices and form a basis for investigation into a wide range of plasmonic devices with complex geometries and into CMOS electronic-plasmonic hybrid applications.

This work was supported by the Natural Sciences and Engineering Research Council of Canada, the Alberta Ingenuity Fund, and the Canada Research Chairs program.

- <sup>1</sup>R. Soref, IEEE J. Sel. Top. Quantum Electron. **12**, 1678 (2006).
- <sup>2</sup>S. I. Bozhevolnyi, V. S. Volkov, E. Devaux, J. Y. Laluet, and T. W. Ebbesen, Nature (London) **440**, 508 (2006).
- <sup>3</sup>E. Ozbay, Science **311**, 189 (2006).

- <sup>5</sup>L. Chen, J. Shakya, and M. Lipson, Opt. Lett. **31**, 2133 (2006).
- <sup>6</sup>T. Yatsui, M. Kourogi, and M. Ohtsu, Appl. Phys. Lett. **79**, 4583 (2001). <sup>7</sup>M. Hochberg, T. Baehr-Jones, C. Walker, and A. Scherer, Opt. Express
- **12**, 5481 (2004).
- <sup>8</sup>J. Tian, S. Yu, W. Yan, and M. Qiu, Appl. Phys. Lett. **95**, 013504 (2009).

<sup>&</sup>lt;sup>4</sup>J. A. Dionne, L. A. Sweatlock, H. A. Atwater, and A. Polman, Phys. Rev. **B 73**, 035407 (2006).