2019

  1. μIR -An intermediate representation for transforming and optimizing the microarchitecture of application accelerators Sharifian, Amirali, Hojabr, Reza, Rahimi, Navid, Liu, Sihao, Guha, Apala, Nowatzki, Tony, and Shriraman, Arrvindh In Proceedings of the 52nd Annual IEEE/ACM International Symposium on Microarchitecture, MICRO 2019, Columbus, OH, USA, October 12-16, 2019 2019 [Abs] [PDF] [Slides] [Code]

2018

  1. TAPAS: Generating Parallel Accelerators from Parallel Programs Margerm, Steve, Sharifian, Amirali, Guha, Apala, Shriraman, Arrvindh, and Pokam, Giells In The 51th Annual IEEE/ACM International Symposium on Microarchitecture 2018 [Abs] [PDF] [Slides] [Code]

2016

  1. CHAINSAW: Von-neumann Accelerators to Leverage Fused Instruction Chains Sharifian, Amirali, Kumar, Snehasish, Guha, Apala, and Shriraman, Arrvindh In The 49th Annual IEEE/ACM International Symposium on Microarchitecture 2016 [Abs] [PDF] [Slides] [Code]
  2. Peruse and Profit: Estimating the Accelerability of Loops Kumar, Snehasish, Srinivasan, Vijayalakshmi, Sharifian, Amirali, Sumner, Nick, and Shriraman, Arrvindh In Proceedings of the 2016 International Conference on Supercomputing 2016 [Abs] [PDF] [Slides]

2013

  1. An energy-efficient clustering algorithm for large scale wireless sensor networks Soleimani, M., Sharifian, A., and Fanian, A. In 2013 21st Iranian Conference on Electrical Engineering (ICEE) 2013 [Abs]